# A Monotonic Digitally Controlled Delay Element

Mohammad Maymandi-Nejad and Manoj Sachdev, Senior Member, IEEE

Abstract-A monotonic digitally controlled delay element (DCDE) is implemented in the 0.18  $\mu$ m CMOS technology. In this paper, the design procedure of the new architecture and measurement results are reported. The delay of the DCDE changes monotonically with respect to the digital input vector. The monotonicity is one of the important features of this new architecture. Due to its monotonic behavior, the design of the DCDE is rather straightforward. The DCDE can be analyzed by a simple set of empirical equations with reasonable accuracy and can be made more tolerant to process, temperature, and supply voltage variations. The implemented delay element provides a delay resolution of as low as 2 ps and consumes 170  $\mu$ W to 340  $\mu$ W static power depending on the digital input vector.

Index Terms-CMOS integrated circuits, delay circuits, delaylocked loops, programmable delay, test.

## I. INTRODUCTION

**7** ARIABLE delay elements are often used to manipulate the rising or falling edges of the clock or other pulses in integrated circuits (ICs). In a variable delay element, the delay between the rising/falling edge of the output and that of the input can be varied. This delay can be changed by either analog or digital means. In analog means, an analog controlling voltage or current allows us to achieve desired delay [1]. On the other hand, discrete voltage [2] or capacitance [3] allows manipulation of the delay through digital means in digitally controlled delay elements (DCDEs).

DCDE have many applications in VLSI circuits. They are used in digital delay-locked loops (DLLs) [4], digital phase-locked loops (PLLs) [5], [6], digitally controlled oscillators (DCOs) [2], [7], and microprocessors and memory circuits [8], [9]. DCDEs are also finding applications in the testing of high-performance digital VLSI circuits. Recently, some new techniques have been proposed which help test and diagnose the dynamic behavior of high-performance digital circuits at a frequency much lower than the nominal operating frequency of the chip [10], [11]. In all the above-mentioned applications, the delay element is one of the crucial components and its precision directly affects the overall performance of the circuit.

There are several different architectures that have been used to implement a DCDE. In most of these architectures a switch network of nMOS transistors is placed at the source of the nMOS transistor  $(M_1)$  in a CMOS inverter, as shown in Fig. 1. In this circuit only the delay of the falling edge of the output voltage can be controlled by the input vector. In order to control the delay of the output rising edge, another, similar switch network of pMOS transistors should be placed at the source



Fig. 1. Basic structure of a delay element.

of the pMOS transistor (M2) in the inverter. The number of nMOS transistors in the switch network depends on the desired number of different separate delays and the required delay resolution. Depending upon the digital input vector, the equivalent resistor of the switch network (or the current passing through it) changes and causes the delay of the inverter to change [6], [8]. One of the main drawbacks of these delay elements is that the delay of the circuit may not change monotonically with respect to the input vector. It makes the design of the circuit difficult, hence the circuit should be thoroughly simulated for all the possible combinations of the input vector. For example, in the case of the circuit used in [8], finding the sizes of the transistors in the switching network is a matter of optimal coding.

In this paper, we report a DCDE with a new architecture implemented in 0.18  $\mu$ m bulk CMOS technology. The main feature of this new architecture is that the delay changes monotonically with respect to the input vector. This makes the design of the circuit straightforward. Moreover, the delay of the proposed DCDE can be analyzed with a set of simple empirical equations [12].

This paper is organized as follows. In Section II, we will briefly discuss two commonly used methods for implementing DCDEs, as well as the new architecture. The shortcomings of two different approaches will be highlighted and the main features of the new architecture will be discussed. In Section III, we outline the design steps taken in the designing of new DCDE. The measurement results of the fabricated circuit will be provided in Section IV. These results are compared with the simulation result and empirical equation. In Section V, it is explained how it is possible to make the behavior of the DCDE more tolerant to process, temperature, and supply voltage variations. Finally, conclusions will be presented in Section VI.

# **II. DESIGN TECHNIQUES OF VARIABLE DELAY ELEMENTS**

There are several popular techniques for designing a variable delay element. Fig. 2 illustrates a DCDE based on the cur-

Manuscript received March 10, 2004; revised May 26, 2005.

The authors are with the Department of Electrical and Computer Engineering,

University of Waterloo, Waterloo, ON N2L 3G1, Canada.

Digital Object Identifier 10.1109/JSSC.2005.857370



Fig. 2. Current-starved delay element.

rent-starved inverter. As can be seen in this figure, there are two inverters between input and output of this circuit. The charging and discharging currents of the output capacitance  $(C_{L1})$  of the first inverter, composed of  $M_1$  and  $M_2$ , are controlled by two sets of current-controlling nMOS  $(M_{n0}, M_{n1}, \ldots)$  and pMOS  $(M_{p0}, M_{p1}, \ldots)$  transistors at the source of  $M_1$  and  $M_2$ , respectively. The current controlling transistors are sized in a binary fashion, i.e., the W/L ratio of  $M_{n1}$  is twice that of  $M_{n0}$ , and so on. It allows us to achieve binary incremental delays. As can be seen, by applying a specific binary vector to the controlling transistors, a combination of transistors is turned on at the sources of  $M_1$  and  $M_2$  transistors. Such an arrangement controls the rise time and fall time, and hence the delay, of the output voltage of the first inverter.

Fig. 3 illustrates another technique for implementing a DCDE. In this circuit, a variable resistor is used to control the delay. A stack of n rows by m columns of nMOS transistors is used to make the variable resistor. This resistor subsequently controls the delay of  $M_1$ . In the circuit of Fig. 3, only the rising edge of the Out can be changed with the input vector. Another stack of pMOS transistors can be used at the source of the pMOS transistor,  $M_2$ , to have control over the delay of the falling edge.

One of the problems with the above mentioned DCDE architectures is the nonmonotonic delay behavior with ascending binary input pattern. As can be seen in the circuits of Figs. 2 and 3, the input vector changes the effective resistance of transistor(s) placed at the source of the nMOS or pMOS transistors of the first inverter. This not only changes the resistance at the source of  $M_1$  or  $M_2$ , but also changes the parasitic capacitance associated with transistors at these nodes. This is because the parasitic capacitance at the drain of a MOSFET is different in the ON and OFF states. Therefore, there are two factors which depend on the input vector and affect the delay:

- i) The resistance of the controlling transistor: By increasing/decreasing the effective ON resistance of the controlling transistor(s) at the source of  $M_1$  ( $M_2$ ), the circuit delay can be increased/decreased.
- ii) The effective parasitic capacitance of the controlling transistor: As the effective capacitance of the controlling transistors at the source of  $M_1$  ( $M_2$ ) increases due to the input vector, the charge sharing effect causes the capac-



Fig. 3. Another delay element.

itance at the output of the current-starved inverter to be (dis)charged faster and the overall delay of the circuit decreases.

Since the W/L ratio of the controlling transistors should change in binary fashion, often channel length, L, is increased to realize small W/L ratios. A longer transistor puts a higher resistance and a larger parasitic capacitance at the source of  $M_1$  ( $M_2$ ). A larger resistance increases the delay; however, a larger parasitic capacitance decreases the delay. Fig. 4 illustrates a simple current-starved inverter and the transient simulation results. The circuit depicted in Fig. 4(a) has two delay controlling transistors  $(M_{n0}, M_{n1})$  with different W/Lratios placed at the source of the nMOS transistor  $(M_1)$ . At any time, at least one of the delay controlling transistors is on. Hence, a total of three different delays can be realized. The transient behavior of this delay element is shown in Fig. 4(b). As can be seen when transistor  $M_{n0}$  is conducting, the delay between the input and the output is larger compared to when transistor  $M_{n1}$  is conducting. Note that transistor  $M_{n0}$  has a larger W/L ratio which means that the delay should be lower if only the equivalent resistance of  $M_{n0}$  is taken into account. As mentioned above, the parasitic capacitance at the source of  $M_1$  in Fig. 4(a) is also important. Fig. 5 shows the voltage at the source of  $M_1$ . As can be seen when transistor  $M_1$  turns on, the  $C_{L1}$  charge shares with the  $C_P$ . If transistor  $M_{n0}$  is on, the voltage drop at the source of M<sub>1</sub> is less compared to the



Fig. 4. (a) Simple current-starved delay element with two digital inputs and (b) its output voltage.

voltage drop when transistor  $M_{n1}$  is on. This is because the parasitic capacitance at the source of  $M_1$  due to transistor  $M_{n0}$ is less than the parasitic capacitance due to  $M_{n1}$  in spite of  $M_{n1}$ having smaller W/L ratio of the two transistors. Therefore, even though transistor  $M_{n1}$  has a smaller W/L that should lead to a larger delay, the delay is smaller because of the initial discharge of  $C_{L1}$  into  $C_P$ .

With the above discussion, it becomes apparent that monotonic delay behavior of the delay element cannot be ensured with ascending input vector. This situation is further complicated as the number of delay controlling transistors increases. Therefore, it becomes difficult to predict the circuit delay for a given input vector. Hence, during the design phase the circuit should be simulated for all the possible input combinations. The design of high-resolution delay element becomes a nontrivial task due to the lack of a one-to-one relationship between transistor sizes and corresponding delay. If, in the design phase, the desired delays are not met, it is not very clear whether the size of a transistor in the nMOS or pMOS network should be increased or decreased.

A new architecture, which eliminates the above-mentioned non-monotonic delay behavior, is proposed in [12]. Fig. 6 shows the new delay element. As can be seen in this figure, the delay of a current-starved inverter,  $M_8-M_{11}$ , is controlled by the current passing through  $M_8$  and  $M_{11}$ . Transistor  $M_8$  controls the fall time of the output of this inverter while  $M_{11}$  controls the rise time. The current passing through  $M_8$  is determined by  $M_5$ 



Fig. 5. The voltage at the source of  $\mathrm{M}_1$  in Fig. 4 for three different input vectors.

and the controlling current (I) passing through it. Meanwhile, the current passing though M<sub>11</sub> is determined by the controlling current (I) and transistors  $M_5-M_7$ . The delay controlling pMOS transistors  $M_1, M_2, M_3, \ldots$  should be sized in a binary fashion. The input vector turns these pMOS transistors on or off. In this way, the current passing through  $M_5(I)$  will be determined by the input vector. This controlling current (I) will later be mirrored to M8 and M11, and controls the delay of the first inverter. Note that transistor M4 is always on. This circuit can implement  $2^N$  different delays where N is the number of pMOS controlling transistors. It is clear that the parasitic capacitances at the source of  $M_9$  and  $M_{10}$  are the same for all the input vector combinations. Therefore, when the input vector changes, only the (dis)charging current of the first inverter changes, and the charge sharing remains the same. This causes the delay of the circuit to change monotonically with respect to the input vector, which makes the design of this circuit straightforward compared to the other delay elements. The design steps of this circuit will be discussed in the next section.

Another point which is worth mentioning is that both the rising and falling edge delays can be varied by this circuit. This has come at the expense of three more transistors ( $M_6$ ,  $M_7$ , and  $M_{11}$ ), while in the conventional delay elements, the number of added transistors for this purpose is more. Note that transistors  $M_6$ ,  $M_7$ , and  $M_{11}$  do not need to be very large, while the delay-controlling transistors in conventional delay elements are large and consume extra area due to their binary sizing scheme.

#### III. DESIGN OF THE NEW DCDE

The circuit shown in Fig. 7 has been designed and fabricated. In this circuit, only the delay of the rising edge of the output, Out, can be changed. Compared to the circuit shown in Fig. 6, this circuit has four inverters, including the current-starved inverter between input, In, and output, Out. The two extra inverters help in driving a large capacitive load (2 pf). The design procedure of the proposed DCDE is explained in [12]. Salient design steps are as follows:

i) The sizes of transistors  $M_{11}$  to  $M_{16}$  are determined by the load capacitance (2 pf in this case). Transistor  $M_8$  should



Fig. 6. New DCDE architecture.



Fig. 7. Schematic of the fabricated DCDE.

 TABLE I

 TRANSISTOR SIZES OF THE FABRICATED DCDE

|                      | M1                      | M <sub>2</sub>           | M3  | M4  | M5  | M <sub>6</sub> | M <sub>7</sub> | $M_8$ | M9   | M <sub>10</sub> |
|----------------------|-------------------------|--------------------------|-----|-----|-----|----------------|----------------|-------|------|-----------------|
| $W_{(\mu m)}$        | $2 \times \frac{4.2}{}$ | $2 \times \frac{4.2}{}$  | 4.2 | 4.2 | 2.1 | 1              | 5.5            | 6.5   | 6    | 8               |
| $\frac{1}{L}(\mu m)$ | $\frac{2}{5}$           | $2 \times \frac{10}{10}$ | 10  | 20  | 20  | 2.5            | 1              | 1     | 0.56 | 0.56            |

be much smaller than  $M_9$  such that the discharging current is controlled by  $M_8$ . The ratio of transistors  $M_{10}$  and  $M_9$  should be  $\mu_n/\mu_p$  where  $\mu_n$  and  $\mu_p$  represent electron and hole mobilities. Transistor  $M_7$  can be the same size as  $M_8$ , since these two transistors make a current mirror. However, these transistors may have different sizes to reduce the static power consumption of the DCDE, as explained in [12].

- ii) The number of pMOS controlling transistors (N) can be obtained from the desired number of different delays (m) of DCDE such that  $m = 2^N$ . Moreover, the circuit must contain one more pMOS transistor  $(M_6)$  which is always on. In our case, we have selected 5+1 pMOS controlling transistors, which provide us 32 different delays.
- iii) Assuming transistors  $M_1$  to  $M_5$  are not present, transistor  $M_6$  is sized to get the maximum desired delay (e.g., 2.42 ns in our case).
- iv) After sizing  $M_6$ , we put another pMOS transistor (e.g.,  $M_0$ ) in parallel to  $M_6$  to obtain the minimum desired delay (2.06 ns). Note that  $M_0$  is not shown in the figure since this transistor is subsequently fragmented into N (5, in our case) smaller transistors.
- v) Transistor  $M_0$  is now fragmented into N = 5 transistors, ( $M_1$  to  $M_5$ ), in a binary fashion. That is,

$$(W/L)_{M_i} = \frac{2^{i-1}}{2^5 - 1} (W/L)_{M_0}, \quad i = 1, \dots, 5.$$
 (1)

Table I shows the size of all the transistors up to the second inverter, which are important in the delay of the circuit.

## IV. EXPRIMENTAL RESULTS AND DISCUSSION

The DCDE shown in Fig. 7, with its transistor sizes illustrated in Table I, is implemented in 0.18  $\mu$ m CMOS technology. Fig. 8 shows the die microphotograph. In this section, the experimental results of the fabricated circuit is reported. Moreover, the delays obtained from the empirical equations will be compared to measurement.

#### A. Experimental Results

The DCDE circuit occupies an area of approximately  $100 \times 50 \ \mu m^2$  and consumes a static power of 170  $\mu W$  to 340  $\mu W$  (depending on the input vector) from a 1.8 V supply voltage.

Fig. 9 illustrates the measured delay and the controlling current (I) of the experimental prototype circuit versus the input vector given in binary sequence. The solid curves in the graph depict the schematic simulation results. The dots represent the measured values of delay and the controlling current. The measured data shows the monotonic delay behavior of the proposed DCDE. For higher values of the input vector, the proposed DCDE is able to realize delay increments of as low as 2 ps. On the other hand, for smaller values of input vectors, these two



Fig. 8. Die microphotograph showing part of the chip that includes the DCDE.



Fig. 9. Delay and controlling current of the DCDE versus input vector.

curves are in relatively good agreement. The maximum error between simulation and measured delay is less than 10%.

As can be seen from Fig. 9, there are discrepancies between the simulation results and the measured data. Firstly, the delay range of the measured data (320 ps) is smaller compared to the simulated range (359 ps). Hence, a delay error of approximately 10% exists between measurement and simulation. A corresponding error between measured and simulated range values of I is also observed. The measured I ranges from 95 to 188  $\mu$ A, while the simulated values range from 91 to 219  $\mu$ A. This shows that part of the delay discrepancy is caused by the corresponding error in the controlling current. Secondly, Fig. 9 also illustrates noticeable delay differences between measured and simulated values at certain input vectors. Two such vectors are shown in the figure (abcde = 11011, abcde = 01111). If we look at the measured delay and current curves, it becomes apparent that for input vector abcde = 11011, the current is less than what it should be, hence the corresponding delay is more than expected. This can be better observed in Fig. 10, where the controlling current obtained from schematic simulation, post-layout simulation, and experiment is more clearly shown. As can be seen, the controlling current obtained from schematic simulation increases uniformly with respect to the input vector, but the current obtained from post-layout simulation and experiment have a break at the input vector 11011. This discrepancy can be explained by looking at the sizes of controlling pMOS transistors shown in Table I. According to this table, the size of transistors



Fig. 10. Controlling current with respect to input vector obtained from schematic simulations, post-layout simulations, and measurement.

 $M_5$  and  $M_4$  are 2.1/20 and 4.2/20, respectively, which means we have increased the width of  $M_4$  to make its W/L ratio twice that of  $M_5$ . The W/L ratio of transistor  $M_3$  should be twice that of  $M_4$ . It means that  $M_3$  should have a W/L ratio of 8.4/20 ( $\mu$ m). However, we implemented M<sub>3</sub> ( $W/L = 4.2 \ \mu$ m/10  $\mu$ m) by decreasing its length by half compared to that of M<sub>4</sub> while keeping its width the same as M<sub>4</sub>. This was done to satisfy the DRC rule which states that no point in an n-well should be more than 5  $\mu$ m away from the well contact. This is the cause of differences between the simulation and measurement for the input vector abcde = 11011. In order to verify this assumption, we consider the circuit shown in Fig. 11. In this figure, the current passing through transistor  $M_1$ , with a W/L = 4.2/10 $(\mu m)$ , is compared with the current passing through transistor  $M_2$ , with W/L = 8.4/20 (µm). Even though the W/L ratios of the two transistors are the same, the currents passing through them are not equal. To further verify this assumption, we changed the transistor  $M_3$  with W/L = 4.2/10 into a transistor with W/L = 8.4/20 (µm). The post-layout simulations show that with this modification the controlling current will increase to 108.4  $\mu$ A instead of 107.4  $\mu$ A for the input vector abcde = 11011. Inspecting Fig. 9, similar problem can be observed for the case of input vector abcde = 01111. This is the input vector which turns on transistor M<sub>1</sub>. This shows the importance of layout design. Hence, in order to achieve very accurate delays, the controlling pMOS transistors should be laid out carefully.

# B. Empirical Equation Validation

 $V_g =$ 

One of the advantages of this DCDE is the existence of theoretical as well as simple empirical equations that can be used for the analysis of this delay element. The delay of the DCDE shown in Fig. 7 can be found from the following empirical equations [12]:

$$t_d = t_{d0} + \frac{A_1}{(V_q - V_1)^2} \tag{5}$$

$$V_2 + A_2\sqrt{I} \tag{6}$$

$$I = I_0 + \overline{a}.I_1 + \overline{b}.I_2 + \overline{c}.I_3 + \overline{d}.I_4 + \overline{e}.I_5.$$
(7)

 TABLE II

 PARAMETERS OF THE EMPIRICAL EQUATION





Fig. 11. Comparison of two transistors with same W/L ratios but different sizes.

In the above equations,  $A_1, V_1, A_2, V_2$ , and  $I_0$  to  $I_5$  are constants.  $I_0$  to  $I_5$  are determined from the simulation (or measurement) of the circuit for six different input vectors. The details of how to obtain these parameters are discussed in [12]. The second term in (5) accounts for the delay of the first two inverters and  $t_{d0}$  is the delay due to the rest of the inverters in the circuit, i.e., inverters three and four in Fig. 7.

Based on the measurement of the  $V_g$  (gate voltage of  $M_8$ ), the controlling current I, and the delay  $t_d$  of the fabricated delay element, the values shown in Table II are obtained for the abovementioned parameters. Fig. 12 shows the delay of the DCDE obtained from the empirical equation and measurement. As can be seen the two curves are in good agreement. The maximum error between the two curves is less than 2%.

# V. ROBUSTNESS ENHANCEMENT

One of the main issues in the design of a delay element is the impact of supply voltage, temperature, and process variations on its delay. Compared to conventional delay element architectures, like the ones shown in Figs. 3 and 4, the proposed delay element can be made less sensitive to process and other environmental variations with a minor change.

As explained in previous sections, the delay of the proposed delay element is controlled by the current passing through the controlling transistor of the current-starved inverter (transistors  $M_8$  and  $M_{11}$  in Fig. 6). The delay of the delay element is controlled by the delay of the current-starved inverter. In order to keep the delay independent of process, supply voltage and temperature variations, the controlling current I (in Fig. 6) should be independent of these parameters. In the proposed architecture, one may make the controlling current independent of the above mentioned parameters by using current sources instead of the controlling pMOS transistors ( $M_1$  to  $M_4$  in Fig. 6) as shown in Fig. 13. The circuit of Fig. 13, transistors M2-M4, act as current sources and the 4-bit digital input (abcd) controls the delay. The input vector turns on/off transistors M2C-M4C, which are in series with the current source transistors (M2-M4). The gate voltages of these current source transistors are controlled by transistor  $M_1$  and the reference current  $I_{ref}$ . Comparing the circuit of Fig. 13 with that of Fig. 6, it is clear that the pMOS controlling transistors in Fig. 6 are replaced with current sources. This



Fig. 12. Delay of the DCDE from measurement and empirical equation.



Fig. 13. Schematic of type 2 DCDE.

technique helps reduce the impact of supply voltage, temperature, and process variations. For the sake of simplicity, we call the circuit architecture shown in Fig. 6 "type 1" and the architecture shown in Fig. 13 "type 2". Fig. 14 compares the delay of the type 1 and type 2 delay elements. In order to do a fair comparison, the DCDE in Fig. 13 is designed such that it provides exactly the same delay values as the type 1 delay element. Fig. 14(a) illustrates the delay of the two circuits for two different supply voltages (i.e., 1.8 V and 1.7 V). As can be seen, the delays of the two circuits are exactly identical for  $V_{dd} = 1.8$ V. When the supply voltage is reduced to 1.7 V, the delay of the two circuits has changed, however, the type 2 circuit is less sensitive to supply voltage variations. Fig. 14(b) compares the impact of temperature on the delay of the two circuits. As can be seen, the impact of temperature on the delay of type 2 DCDE is less compared to that of type 1. The impact of process variation is also examined on the behavior of the delay element. Fig. 15 shows the delay of the two types of the delay element for the input value of abcd = 0111 at different process corners at room temperature. Clearly, the type 2 DCDE is less sensitive to process variations compared to type 1. These simulation



Fig. 14. Impact of (a) supply voltage and (b) temperature variations on the delay of type 1 and type 2 DCDE.



Fig. 15. Impact of process variations on the delay of type 1 and type 2 DCDE.

results shows that the proposed delay element architecture can be made more tolerant to process and environmental variations. This is due to the circuit architecture which easily allows one to replace the controlling transistors with current sources. Needless to say, if cascode current sources are used instead of simple current sources, the robustness of the DCDE can be further increased.

# VI. CONCLUSION

In this paper, we reported a digitally controllable delay element (DCDE) using a new architecture. The DCDE is implemented in 0.18  $\mu$ m CMOS technology. Compared to other popular methods for implementing DCDEs, the design of the new DCDE is simple and its delay changes monotonically with respect to the digital input vector. Moreover, its delay behavior can be described by a simple empirical equation [12]. However, this DCDE consumes 170 to 340  $\mu$ W of static power, which is larger than the static power consumed by other DCDEs discussed above. For many applications where precise timing generation is required, such as delay fault testing [10], [11] and timing verniers [13], higher static power may be tolerated. The implemented DCDE can provide delay steps of as low as 2 ps. Moreover, the architecture of the proposed DCDE allows the designer to make the delay less sensitive to supply voltage, temperature, and process variations.

#### REFERENCES

- A. Rothermel and F. Dell'ova, "Analog phase measuring circuit for digital CMOS ICs," *IEEE J. Solid-State Circuits*, vol. 28, no. 7, pp. 853–856, Jul. 1993.
- [2] J. S. Chiang and K. Y. Chen, "The design of an all-digital phase locked loop with small DCO hardware and fast phase lock," *IEEE Trans. Circuits and Syst. II, Analog Digit. Signal Process.*, vol. 46, no. 7, pp. 945–950, Jul. 1999.
- [3] F. Baronti, D. Lunardini, R. Roncella, and R. Saletti, "A self calibrating delay-locked delay line with shunt capacitor circuit scheme," *IEEE J. Solid-State Circuits*, vol. 39, no. 2, pp. 384–387, Feb. 2004.
- [4] S. Eto, H. Akita, K. Isobe, K. Tsuchida, H. Toda, and T. Seki, "A 333 MHz, 20 mW, 18 ps resolution digital DLL using current controlled delay with parallel variable resistor DAC (PVR-DAC)," in *Proc. 2nd IEEE Asia Pacific Conf. ASICs*, 2000, pp. 349–350.
- [5] M. G. Johnson and E. L. Hudson, "A variable delay line PLL for CPUcoprocessor synchronization," *IEEE J. Solid-State Circuits*, vol. 23, no. 5, pp. 1218–1223, Oct. 1988.
- [6] J. Dunning, J. Lundberg, and E. Nuckolls, "An all digital phase locked loop with 50-cycle lock time suitable for high performance microprocessors," *IEEE J. Solid-State Circuits*, vol. 30, no. 4, pp. 412–422, Apr. 1995.
- [7] M. Saint-Laurent and G. P. Muyshondt, "A digitally controlled oscillator constructed using adjustable resistors," in *Proc. Southwest Symp. Mixed-Signal Design*, 2001, pp. 80–82.
- [8] M. Saint-Laurent and M. Swaminathan, "A digitally adjustable resistor for path delay characterization in high frequency microprocessors," in *Proc. Southwest Symp. Mixed-Signal Design*, 2001, pp. 61–64.
- [9] H. Noda, M. Aoki, H. Tanaka, O. Nagashima, and H. Aoki, "An on-chip clock adjusting circuit with sub–100-ps resolution for a high speed DRAM interface," *IEEE Trans. Circuits Syst. II, Analog Digit. Signal Process.*, vol. 47, no. 8, pp. 771–775, Aug. 2000.
- [10] M. Nummer and M. Sachdev, "A methodology for testing high performance circuits at arbitrarily low test frequency," in *Proc. 19th VLSI Test Symp.*, 2001, pp. 68–74.
- [11] V. D. Agrawal and T. J. Charkraborty, "High-performance circuit testing with slow-speed testers," in *Proc. IEEE Int. Test Conf.*, 1995, pp. 302–310.
- [12] M. Maymandi-Nejad and M. Sachdev, "A digitally programmable delay element: Design and analysis," *IEEE Trans. Very Large Scale Integration* (VLSI) Syst., vol. 11, no. 5, pp. 871–878, Oct. 2003.
- [13] B. Arkin, "Realizing a production ATE custom processor and timing IC containing 400 independent low power and high linearity verniers," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, Feb. 2004, pp. 348–349.



**Mohammad Maymandi-Nejad** received the B.Sc. degree from Ferdowsi University of Mashhad, Iran, in 1990, and the M.Sc. degree from Khajeh-Nassir Tossi University of Technology, Iran, in 1993, both in electrical engineering. He received the Ph.D. degree in electrical engineering in 2005 from the University of Waterloo, Canada.

From 1994 to 2001, he was an instructor with the Department of Electrical Engineering, Ferdowsi University of Mashhad. During this period, he was involved in teaching and research and he also

conducted several industrial projects in the field of automation and computer interfacing. His field of interest includes low-voltage, low-power analog integrated circuits.



**Manoj Sachdev** (M'87–SM'97) received the B.E. degree (with Honors) in electronics and communication engineering from the University of Roorkee, India, and the Ph.D. degree from Brunel University, London, U.K.

He is a Professor in the Electrical and Computer Engineering Department at the University of Waterloo, Canada. He was with Semiconductor Complex Limited, Chandigarh, India, from 1984 to 1989, where he designed CMOS integrated circuits. From 1989 to 1992, he worked in the ASIC division

of SGS-Thomson, Agrate (Milan), Italy. From 1992 to 1998, he was with Philips Research Laboratories, Eindhoven, The Netherlands, where he researched various aspects of VLSI testing and manufacturing. His research interests include low-power and high-performance digital circuit design, mixed-signal circuit design, test and manufacturing issues of integrated circuits. He has written a book and two book chapters on testing, and has contributed to more than 100 articles in conferences and journals. He holds more than 15 granted and several pending U.S. patents in the area of VLSI design and test.

Dr. Sachdev received the Best Paper Award at the European Design and Test Conference, 1997, and an honorable mention award for his paper at the International Test Conference, 1998.