| Journal        | "Technical an<br>Published | International Journal on<br>nd Physical Problems of<br>(IJTPE)<br>by International Organization | n<br>Engineering″<br>n of IOTPE | ISSN 2077-3528<br>IJTPE Journal<br>www.iotpe.com<br>ijtpe@iotpe.com |
|----------------|----------------------------|-------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------------------------------------------|
| September 2012 | Issue 12                   | Volume 4                                                                                        | Number 3                        | Pages 95-99                                                         |
|                |                            |                                                                                                 |                                 |                                                                     |

# **DESIGN AND OPTIMIZATION OF A P+N+IN+ TUNNEL FET**

M. Kamali Moghaddam<sup>1</sup> S.E. Hosseini<sup>2</sup>

1. Electrical Engineering Department, Hakim Sabzevari University, Sabzevar, Iran, mkm\_1385@yahoo.com 2. Electrical Engineering Department, Ferdowsi University of Mashhad, Mashhad, Iran, e\_hosseini\_98@yahoo.com

Abstract- Tunnel FETs are interesting devices for their steep sub-threshold slopes. In this paper a p+n+in+ tunnel FET is proposed and optimized for a high  $I_{on}/I_{off}$  ratio and suitable output characteristics. The proposed tunnel FET has p+in+ structure with a  $\delta$ -doped n+ region at the beginning of the channel. The proposed structure is extensively studied and the energy bands, transfer characteristics, and output characteristics are investigated. In this study, the width and the doping level of n+ $\delta$ -doped region are optimized aiming at increasing the  $I_{on}/I_{off}$  ratio and improving the output characteristics. Moreover, the channel doping is varied in order to improve on/off characteristics. Simulations show that the proposed transistor exhibits  $I_{on}/I_{off}$  ratio as high as 10<sup>9</sup>. Also, linear and saturation regions in the output characteristics are evident, much like a MOSFET.

**Keywords:** Tunnel FET,  $I_{on}/I_{off}$  Ratio, Band-to-Band Tunnelling, Off-Current.

#### I. INTRODUCTION

Aggressive MOSFET scaling gives rise to a number of critical issues such as source/drain-to-channel electrostatic coupling, channel transport limitations, gate tunnelling current and parasitic effects [1]. Due to shortchannel effects (SCEs) such as drain-induced barrier lowering (DIBL), surface scattering, and hot carrier effects, high  $I_{off}$  and reduced  $I_{on}/I_{off}$  ratio occurs for MOSFETs having channels smaller than 65 nm [2, 3]. This is because fundamental physics of MOSFETs limits the minimum of sub-threshold swing (SS) to 60 mv/dec. Moreover, with shrinking dimensions, power dissipation is becoming a major concern. As a result, reduction in  $I_{off}$ is necessary for low leakage current and low standby power systems. To overcome these problems, new engineering solutions like improving the structure of the device, considering different materials with various features (Si, SiGe, Ge, etc) in the channel region [4, 5, 6], and new dielectric (high-k) [7] are suggested, some of which are being used for a better exploitation of these devices. In recent years, different devices are studied to obtain a minimum  $I_{off}$  and a maximum ratio of  $I_{on}/I_{off}$  [7].

Tunnel FETs (TFETs) which can exhibit SS lower than 60 mv/dec [11, 12] are interesting candidates for low standby power applications [13-15]. TFETs turn to on

state based on band to band tunneling (BTBT) [15-19] and have the potential for very low off current with a subthreshold swing beyond 60 mv/dec limit of conventional MOSFETs [12, 20]. Various TFETs are investigated in the literature, for example, with gate overlap/underlap [21], strained channel [22] and high-k gate dielectric [23].

Although TFETs have low off-state current, but onstate current is not acceptably high [24, 13]. This results in low  $I_{on}/I_{off}$  ratio (on the order of  $10^3 \sim 10^6$  [25]) which limits application of TFETs in digital circuits [21]. Therefore new TFET designs are needed in order to attain high  $I_{on}/I_{off}$  ratio. In order to increase on state current a SiGe delta layer at the edge of the source [26], SiGe [26], Ge [19] in the source region, double gate with a SiGe source [27] and high-k dielectric [21] is used. Using highk gate dielectric improves on state current. Using Germanium with a lower band gap as the source material improves Ion/Ioff ratio significantly [19]. In [28] in order to increase on state current, dual material gate TFET is studied. The double gate architecture has been reported in [27]. In this paper a p-i-n TFET with a delta-doped n+ at the source side is proposed and optimized for high  $I_{op}/I_{off}$ ratio and good output characteristics.

# **II. DEVICE STRUCTURE**

The tunnel FET structure in this paper has four regions (p+n+in+) in which the source region is p+ layer, the drain region is n+ and the channel is *i* region (lightly doped p). In order to enhance tunnelling, a  $\delta$ -doped n+ region is inserted at the beginning of the channel. The gate oxide and contact has a small overlap with the source and drain regions. Figure 1 depicts the tunnel FET structure studied in this paper. In this structure the width of the active layer is  $t_{si}$ =60 nm, the gate oxide and buried oxide thicknesses are  $t_{ox}$ =2.5 nm and  $t_{box}$ =100 nm respectively. The  $\delta$ -doped n+ width is varied between W=1 nm and 15 nm in order to pursue the best W. The channel length is considered  $L_{ch}$ =100 nm, the source and the drain doping levels are 2×10<sup>20</sup> /cm<sup>3</sup>, the channel doping 10<sup>16</sup> /cm<sup>3</sup>, and  $\delta$ -doped n+ region 10<sup>19</sup> /cm<sup>3</sup>. Table 1 summarizes the device parameters.

Simulations are performed using Atlas Silvaco device simulator, and analytic calculations according to tunnelling equations are performed in Matlab environment. Analytic calculations are based on band- toband tunnelling (BTBT) model [8, 9]. The gate and the drain voltages are swept from -0.5 to 2 V. The transfer and the output characteristics and  $I_{on}/I_{off}$  ratio are studied. To optimize the device characteristics, the width of  $\delta$ -doped n+ region is changed from W=1 nm to 15 nm and the results are studied in order to optimize the width of this region. Also, the breakdown voltage in the output characteristics is studied.

After obtaining a suitable *W*, the value of the channel doping is optimized. Finally, extensive device simulations were performed using Atlas Silvaco device simulator coupled with analytical tunnelling calculations. The tunnelling calculations in our TFET were based on the well-known equations for tunnelling current [1].

$$I_{t} = I_{(C \to V)} - I_{(V \to C)} =$$

$$= A \int_{E_{C}}^{E_{V}} \left[ F_{c}(E) - F_{v}(E) \right] \times T_{t}(E) n_{c}(E) n_{v}(E) dE$$
(1)

According to this equation, the drain current is proportional to the tunnelling probability T(E), which is obtained as following [10]:

$$T(E) \propto \left( -\frac{4\sqrt{2m^* E_g^{3/2}}}{3|e|\hbar(E_g + \Delta\Phi)} \sqrt{\frac{\varepsilon_{si}}{\varepsilon_{ox}} t_{ox} t_{si}} \right) \Delta\Phi$$
(2)

In this equation  $m^*$  is the electron effective mass,  $E_g$  is band gap,  $\Delta \Phi$  is the energy range over which tunnelling can take place, and  $t_{ox}$ ,  $t_{si}$ ,  $\varepsilon_{ox}$ ,  $\varepsilon_{si}$  are the oxide and silicon films thickness and dielectric constants respectively, and  $\hbar$  is the reduced Planck's constant.



Figure 1. Device structure of the pnin tunnel FET

| Table 1. Device paramete | rs |
|--------------------------|----|
|--------------------------|----|

| $N_D$ (cm <sup>-3</sup> )    | 1e19 | $N_A$ (cm <sup>-3</sup> )    | 1e16   |
|------------------------------|------|------------------------------|--------|
| W(nm)                        | 1-15 | $N_{AP} \& N_{DD} (cm^{-3})$ | 2e20   |
| $T_{OX}(\mathbf{A}^{\circ})$ | 25   | $L_{channel} (nm)$           | 100    |
| $T_{si}$ (nm)                | 60   | $L_s \& L_D (nm)$            | 50     |
| $T_{BOX}(nm)$                | 100  | Gate work function           | n-poly |

### **III. SIMULATION RESULTS**

In Figure 2 conduction and valance bands of the tunnel FET are depicted with W=1 nm,  $V_{DS}=1$  V, and  $V_{GS}=0$  & 1 V. As this figure shows when the gate voltage is 0 V, there is no region for tunnelling (i.e. there is no allowed energy levels for the electrons in the source valance band aligned with empty levels in the channel conduction band), but when the gate voltage is 1 V, the conduction band of the channel is lower than the valence band of the source. As a result, electrons of the source

valance band can tunnel to the channel conduction band through the energy gap. Figures 3 and 4 show the drain current versus gate voltage for the drain voltages of 0.2, 0.4, 0.5, 0.6, 1 V, and two values of W=1 and 2 nm, respectively. According to these figures,  $I_{on}$  is the same for the two values of W, but  $I_{off}$  is lower for W=2 nm.



0.6 and 1 V

In Figures 5 and 6 the output characteristics of the tunnel FET are depicted for  $-0.5 \text{ V} \le V_{DS} \le 2 \text{ V}$ , with the gate voltage as the parameter ( $V_{GS} = 0, 0.2, 0.4, 0.6, 0.8, 1 \text{ V}$ ) and two values of W=1 and 2 nm. The output characteristics of this tunnel FET are very similar to the output characteristics of the MOSFETs and the linear and saturation regions are evident.



Figure 5. Output characteristics of the tunnel FET for W=1 nm, VGS is the parameter



Figure 6. Output characteristics of the tunnel FET for W=2 nm,  $V_{GS}$  is the parameter

In order to find breakdown voltages, the output characteristics are plotted in Figure 7 up to  $V_{DS}$ =3.5 V and  $V_{GS}$  as the parameter. As this figure shows, increasing the gate voltage decreases the breakdown voltage. It must be noted that since the breakdown voltage occurs due to high electric field at the drain side, W has no effect on the breakdown voltage.



Figure 7. Output characteristics of the tunnel FET for W=1 nm,  $V_{GS}$  is the parameter



Figure 8. Drain current versus  $V_{GS}$  at  $V_{DS}=0.4$  V and W=1 to 15 nm



Figure 9. Energy bands at  $V_{DS}=V_{GS}=0$  for two values W=1 and W=2 nm

## **IV. OPTIMIZING W**

The tunnelling probability depends considerably on the value of W. Figure 8 shows the drain current versus  $V_{GS}$  at  $V_{DS}=0.4$  and from W=1 nm up to W=15 nm. With a small W, the tunnelling probability decreases which results in low off-current. On the other hand, with a large W, the tunnelling probability increases which in turn increases the on-current. Increasing Ion is important in tunnel FETs [1]. But with increasing W, at the same time, the off-current increases substantially which results in a low Ion/Ioff ratio. Low Ion/Ioff ratio prevents proper switching of the transistor from on to off state. It seems that W=2 nm is an optimum value for the  $\delta$ -doped region width.

Figure 9 depicts energy bands at  $V_{DS}=V_{GS}=0$  and two values W=1 nm and W=15 nm. At W=1 nm, there is no region for tunnelling, which causes a low  $I_{off}$ , i.e. a good off state. On the other hand, at W=15 nm, there exist a narrow tunnelling region at zero bias. This increases Ion which is desirable, but this tunnelling region increases  $I_{off}$ orders of magnitude, and consequently  $I_{on}/I_{off}$  ratio decreases substantially.

As figure 10 shows, the  $I_{on}/I_{off}$  ratio reveals monotonic decrease up to W=5 nm, after which this ratio remains essentially constant. At W=1 nm the  $I_{on}/I_{off}$  ratio is about 10<sup>9</sup>. This is comparable to conventional MOSFETs.



# **V. CONCLUSIONS**

In this paper a p+n+in+ tunnel FET is proposed and its structure is optimized in the form of  $\delta$ -doped width and channel doping. The proposed structure has a high  $I_{on}/I_{off}$  ratio and proper output characteristics. The obtained  $I_{on}/I_{off}$  ratio is about 10<sup>9</sup> which is about 3 orders better than [1].

#### REFERENCES

[1] V. Nagavarapu, R. Jhaveri, J.C.S. Woo, "The Tunnel Source (PNPN) n-MOSFET: A Novel High Performance Transistor", IEEE Transactions on Electron Devices, Vol. 55, No. 4, April 2008.

[2] D. Hisamoto, W.C. Lee, J. Kedzierski, H. Takeuchi, K. Asano, C. Kuo, E. Anderson, T.J. King, J. Bokor, C. Hu, "FinFET - A Self-Aligned Double-Gate MOSFET Scalable to 20 nm", IEEE Trans. on Electron Devices, Vol. 47, No. 12, pp. 2320-2325, Dec. 2000.

[3] S. Kimura, H. Noda, D. Hisamoto, E. Takeda, "A 0.1 μm-Gate Elevated Source and Drain MOSFET Fabricated by Phase-Shifted Lithography", in IEDM Tech. Dig., pp. 950-952, 1991.

[4] D.K. Nayak, J.C.S. Woo, J.S. Park, K. Wang, K.P. MacWilliams, "Enhancement-Mode Quantum-Well Ge<sub>x</sub>SiGe<sub>1-x</sub> PMOS," IEEE Electron Device Lett., Vol. 12, No. 4, pp. 154-156, Apr. 1991.

[5] Y.C. Yeo, V. Subramanian, J. Kedzierski, P. Xuan, T.J. King, J. Bokor, C. Hu, "Design and Fabrication of 50-nm Thin-Body p-MOSFETs with a SiGe Heterostructure Channel", IEEE Trans. on Electron Devices, Vol. 49, No. 2, pp. 279-286, Feb. 2002.

[6] T. Mizuno, N. Sugiyama, T. Tezuka, Y. Moriyama, S. Nakaharai, T. Maeda, S. Takagi, "High Velocity Electron Injection MOSFETs for Ballistic Transistors Using SiGe/Strained-Si Heterojunction Source Structures", VLSI Symp. Tech. Dig., pp. 202-203, 2004.

[7] Y. Kim, G. Gebara, et al, "Conventional n-Channel MOSFET Devices Using Single Layer  $H_1O_2$  and  $ZrO_2$  as High k Gate Dielectrics with Polysilicon Gate Electrode", IEDM Tech. Dig., pp. 20.2.1-20.2.4, 2001.

[8] SILVACO Int., Santa Clara, CA.

[9] S. Saurabh, M. Jagadesh Kumar, "Novel Attributes of a Dual Material Gate Nanoscale Tunnel Field-Effect Transistor", IEEE Transactions on Electron Devices, Vol. 58, No. 2, February 2011. [10] S. Saurabh, M. Jagadesh Kumar, "Impact of Strain on Drain Current and Threshold Voltage of Nanoscale Double Gate Tunnel Field Effect Transistor: Theoretical Investigation and Analysis", Department of Electrical Engineering, Indian Institute of Technology, Delhi, Hauz Khas, New Delhi 110 016, India, June 22, 2009.

[11] E. Toh, G. Wang, L. Chan, G. Samudra, Y. Yeo, "Device Physics and Guiding Principles for the Design of Double-Gate Tunneling Field Effect Transistor with Silicon-Germanium Source Heterojunction", Appl. Phys. Lett., Vol. 91, No. 24, p. 243-505, Dec. 2007.

[12] Q. Zhang, W. Zhao, A. Seabaugh, "Low-Subthreshold-Swing Tunnel Transistors", IEEE Electron Device Lett., Vol. 27, No. 4, pp. 297-300, Apr. 2006.

[13] K. Bhuwalka, M. Born, M. Schindler, M. Schmidt, T. Sulima, I. Eisele, "P-Channel Tunnel Field-Effect Transistors Down to Sub-50 nm Channel Lengths", Jpn. J. Appl. Phys., Vol. 45, No. 4B, pp. 3106-3109, Apr. 2006.

[14] A.S. Verhulst, W.G. Vandenberghe, K. Maex, G. Groeseneken, "Boosting the on Current of a n-Channel Nanowire Tunnel Field-Effect Transistor by Source Material Optimization", J. Appl. Phys., No. 104:064514, 2008.

[15] K. Boucart, A.M. Ionescu, "A New Definition of Threshold Voltage in Tunnel FETs", Solid-State Electron., Vol. 52, No. 9, pp. 1318-1323, Sep. 2008.

[16] D. Leonelli, A. Vandooren, R. Rooyackers, A.S. Verhulst, S. De Gendt, M.M. Heyns, G. Groeseneken, "Performance Enhancement in Multi Gate Tunneling Field Effect Transistors by Scaling the Fin-Width", Jpn. J. Appl Phys., Vol. 49, No. 4, pp. 04DC10-1-04DC,10-5 Apr. 2010.

[17] T. Krishnamohan, D. Kim, S. Raghunathan, K.C. Saraswat, "Doublegate Strained-Ge Heterostructure Tunneling FET (TFET) with Record High Drive Currents and < 60 mV/dec Subthreshold Slope", IEDM Tech. Dig., pp. 947-949, 2008.

[18] O.M. Nayfeh, C.N. Chleirigh, J. Hennessy, L. Gomez, J.L. Hoyt, D.A. Antoniadis, "Design of Tunneling Field-Effect Transistors Using Strained-Silicon/Strained-Germanium Type-II Staggered Heterojunctions", IEEE Electron Device Lett., Vol. 29, No. 9, pp. 1074-1077, Sep. 2008.

[19] S.H. Kim, H. Kam, C. Hu, T.J.K. Liu, "Germanium-Source Tunnel Field Effect Transistors with Record High  $I_{on}/I_{off}$ ", VLSI Symp. Tech. Dig., pp. 178-179, 2009.

[20] W.Y. Choi, B.G. Park, J.D. Lee, T.J. King Liu, "Tunneling Field-Effect Transistors (TFETs) with Subthreshold Swing (SS) Less than 60 mV/dec", IEEE Electron Dev. Lett., Vol. 28, pp. 743-745, 2007.

[21] A. Chattopadhyay, A. Mallik, "Impact of a Spacer Dielectric and a Gate Overlap/Underlap on the Device Performance of a Tunnel Field-Effect Transistor", IEEE Trans. on Electron Devices, Vol. 58, pp. 677, 2011.

[22] M. Najmzadeh, K. Boucart, W. Riess, A.M. Ionescu, "Asymmetrically Strained All-Silicon Multi-Gate n-Tunnel FETs", Solid State Electronics, Vol. 54, Issue 9, pp. 935-941, September 2010. [23] K. Boucart, A.M. Ionescu, "Double-Gate Tunnel FET with High-*k* Gate Dielectric," IEEE Trans. on Electron Devices, Vol. 54, No. 7, pp. 1725-1733, July 2007.

[24] P.F. Wang, K. Hilsenbeck, T. Nirschl, M. Oswald, C. Stepper, M. Weis, D. Schmitt-Landsiedel, W. Hansch, "Complementary Tunneling Transistor for Low Power Application", Solid State Electron., Vol. 48, No. 12, pp. 2281-2286, Dec. 2004.

[25] H. Zhao, Y. Chen, Y. Wang, F. Zhou, F. Xue, J. Lee, "InGaAs Tunneling Field-Effect-Transistors with Atomic-Layer-Deposited Gate Oxides", IEEE Transactions on Electron Devices, Vol. 58, Issue 9, pp. 2990-2995, September 2011.

[26] K. Bhuwalka, J. Schulze, I. Eisele, "Scaling the Vertical Tunnel FET with Tunnel Band Gap Modulation and Gate Work Function Engineering", IEEE Trans. on Electron Devices, Vol. 52, No. 5, pp. 909-917, May 2005.

[27] E.H. Toh, G.H. Wang, L. Chan, D. Sylvester, C.H. Heng, G.S. Samudra, Y.C. Lee, "Device Design and Scalability of a Double-Gate Tunneling Field-Effect Transistor with Silicon-Germanium Source", Jpn. J. Appl. Phys., Vol. 47, No. 4, pp. 2593-2597, Apr. 2008.

[28] S. Saurabh, M. Jagadesh Kumar, "Investigation of the Novel Attributes of a Dual Material Gate Nanoscale Tunnel Field Effect Transistor", IEEE Trans. on Electron Devices, Vol. 58, pp. 404-410, February 2011.

Mohammad Kamali Moghaddam received the B.Sc. degree in Electrical Engineering from Sabzevar Branch, Islamic Azad University, Sabzevar, Iran and M.Sc. degree from Birjand University, Birjand, Iran. Currently, he is a Ph.D. student in Electrical Engineering at Hakim Sabzevari

University, Sabzevar, Iran. His research areas include microelectronic devices, SOI transistors, and device modeling.

BIOGRAPHIES



Seyed Ebrahim Hosseini received the B.Sc. degree in Electrical Engineering from Isfahan University of Technology, Isfahan, M.Sc. degree from Tarbiat Modarres University, Tehran, Iran, and Ph.D. degree in Electrical Engineering from Sharif University of Technology, Tehran,

Iran, in 2001. He is now an Associate Professor of Electronics Engineering at Ferdowsi University of Mashhad, Mashhad, Iran. His research areas include microelectronic devices, SOI transistors, and device modeling. He has authored or co-authored more than 70 conference and journal papers.