IEEE Transactions on Very Large Scale Integration (VLSI) Systems, ( ISI ), Volume (22), No (2), Year (2014-2) , Pages (343-352)

Title : ( Analysis and Design of a Low-Voltage Low-Power Double-Tail Comparator )

Authors: Samaneh Babayan , Reza Lotfi ,

Citation: BibTeX | EndNote

Abstract

The need for ultra low-power, area efficient, and high speed analog-to-digital converters is pushing toward the use of dynamic regenerative comparators to maximize speed and power efficiency. In this paper, an analysis on the delay of the dynamic comparators will be presented and analytical expressions are derived. From the analytical expressions, designers can obtain an intuition about the main ontributors to the comparator delay and fully explore the tradeoffs in dynamic comparator design. Based on the presented analysis, a new dynamic comparator is proposed, where the circuit of a conventional doubletail comparator is modified for low-power and fast operation even in small supply voltages. Without complicating the design and by adding few transistors, the positive feedback during the regeneration is strengthened, which results in remarkably reduced delay time. Post-layout simulation results in a 0.18-μm CMOS technology confirm the analysis results. It is shown that in the proposed dynamic comparator both the power consumption and delay time are significantly reduced. The maximum clock frequency of the proposed comparator can be increased to 2.5 and 1.1 GHz at supply voltages of 1.2 and 0.6 V, while consuming 1.4 mW and 153 μW, respectively. The standard deviation of the input-referred offset is 7.8 mV at 1.2 V supply.

Keywords

, Double-tail comparator, dynamic clocked comparator, high-speed analog-to-digital converters (ADCs), low-power analog design
برای دانلود از شناسه و رمز عبور پرتال پویا استفاده کنید.

@article{paperid:1045356,
author = {Babayan, Samaneh and Lotfi, Reza},
title = {Analysis and Design of a Low-Voltage Low-Power Double-Tail Comparator},
journal = {IEEE Transactions on Very Large Scale Integration (VLSI) Systems},
year = {2014},
volume = {22},
number = {2},
month = {February},
issn = {1063-8210},
pages = {343--352},
numpages = {9},
keywords = {Double-tail comparator; dynamic clocked comparator; high-speed analog-to-digital converters (ADCs); low-power analog design},
}

[Download]

%0 Journal Article
%T Analysis and Design of a Low-Voltage Low-Power Double-Tail Comparator
%A Babayan, Samaneh
%A Lotfi, Reza
%J IEEE Transactions on Very Large Scale Integration (VLSI) Systems
%@ 1063-8210
%D 2014

[Download]