IEEE Journal Of Solid-State Circuits, ( ISI ), Volume (40), No (11), Year (2005-11) , Pages (2212-2219)

Title : ( A Monotonic Digitally Controlled Delay Element )

Authors: Mohammad Maymandi Nejad , Manoj Sachdev ,

Citation: BibTeX | EndNote

Abstract

A monotonic digitally controlled delay element (DCDE) is implemented in the 0.18um CMOS technology. In this paper, the design procedure of the new architecture and measurement results are reported. The delay of the DCDE changes monotonically with respect to the digital input vector. The monotonicity is one of the important features of this new architecture. Due to its monotonic behavior, the design of the DCDE is rather straightforward. The DCDE can be analyzed by a simple set of empirical equations with reasonable accuracy and can be made more tolerant to process, temperature, and supply voltage variations. The implemented delay element provides a delay resolution of as low as 2 ps and consumes 170uW to 340uW static power depending on the digital input vector.

Keywords

, CMOS integrated circuits, delay circuits, delay locked loops, programmable delay, test
برای دانلود از شناسه و رمز عبور پرتال پویا استفاده کنید.

@article{paperid:1011483,
author = {Maymandi Nejad, Mohammad and Manoj Sachdev},
title = {A Monotonic Digitally Controlled Delay Element},
journal = {IEEE Journal Of Solid-State Circuits},
year = {2005},
volume = {40},
number = {11},
month = {November},
issn = {0018-9200},
pages = {2212--2219},
numpages = {7},
keywords = {CMOS integrated circuits; delay circuits; delay locked loops; programmable delay; test},
}

[Download]

%0 Journal Article
%T A Monotonic Digitally Controlled Delay Element
%A Maymandi Nejad, Mohammad
%A Manoj Sachdev
%J IEEE Journal Of Solid-State Circuits
%@ 0018-9200
%D 2005

[Download]