Title : ( A 10-bit 50-MS/s redundant SAR ADC with split capacitive-array DAC )
Authors: Amir Arian , Mehdi Saberi , Seyed Saied Hosseini Khayat , Reza Lotfi , Yusuf Leblebici ,Abstract
A new architecture for successive-approximation register analog-to-digital converters (SAR ADC) using generalized non-binary search algorithm is proposed to reduce the complexity and power consumption of the digital circuitry. The proposed architecture is based on the split capacitive-array DAC with a simple switching logic as compared to the conventional non-binary SAR ADC architecture. A 10-bit 50-MS/s SAR ADC is designed based on the proposed architecture in a 0.18 μm CMOS technology. Simulation results show that at a supply voltage of 1.2 V, the SAR ADC achieves a peak signal-to-noise-and-distortion ratio of 59.5 dB, and a power consumption of 1.3 mW, resulting in a figure of merit of 33 fJ/conversion-step.
Keywords
, Digital, to, analog converter@article{paperid:1024891,
author = {Arian, Amir and Saberi, Mehdi and Hosseini Khayat, Seyed Saied and Lotfi, Reza and Yusuf Leblebici},
title = {A 10-bit 50-MS/s redundant SAR ADC with split capacitive-array DAC},
journal = {Analog Integrated Circuits And Signal Processing},
year = {2011},
volume = {71},
number = {3},
month = {December},
issn = {0925-1030},
pages = {583--589},
numpages = {6},
keywords = {Digital-to-analog converter},
}
%0 Journal Article
%T A 10-bit 50-MS/s redundant SAR ADC with split capacitive-array DAC
%A Arian, Amir
%A Saberi, Mehdi
%A Hosseini Khayat, Seyed Saied
%A Lotfi, Reza
%A Yusuf Leblebici
%J Analog Integrated Circuits And Signal Processing
%@ 0925-1030
%D 2011