IEEE Transactions on Circuits and Systems Part I: IRegular Papers, ( ISI ), Volume (60), No (1), Year (2013-1) , Pages (74-83)

Title : ( A Reconfigurable and Power-Scalable 10–12 Bit 0.4–44 MS/s Pipelined ADC With 0.35–0.5 pJ/Step in 1.2 V 90 nm Digital CMOS )

Authors: Mohammad Taherzadeh-Sani , Anas A. Hamoui ,

Access to full-text not allowed by authors

Citation: BibTeX | EndNote

Abstract

A pipelined ADC, reconfigurable over bandwidths of 0.2-22 MHz (sampling frequencies of 0.4-44 MS/s) and resolutions of 10-12 bits, is described for applications in multi-standard wireless terminals. Fabricated in a 1.2-V 90-nm digital CMOS technology, this ADC achieves low power (figure-of-merit of FOM=0.35 to 0.5 pJ per A/D conversion step) over its full bandwidth-resolution range. Accordingly, compared to state-of-the-art power-efficient reconfigurable pipelined ADCs, this ADC provides a larger bandwidth-resolution reconfigurability space, while maintaining a highly competitive FOM over this entire space. To achieve such low-power performance in a low-voltage nanometer CMOS process, this work utilizes: (1) a current-scalable frequency-compensation technique to design low-power current-scalable two-stage opamps; (2) a switched-capacitor technique to design dynamic comparators with low input capacitance (input-loading effect); and (3) a low-power digital background gain-calibration technique. The large bandwidth and resolution reconfigurability ranges are achieved using current-scaling and stage-bypass techniques, respectively.

Keywords

, Analog-to-digital (A/D) conversion , digital background calibration , low power , pipelined , power scalable , reconfigurable
برای دانلود از شناسه و رمز عبور پرتال پویا استفاده کنید.

@article{paperid:1032868,
author = {Taherzadeh-Sani, Mohammad and Anas A. Hamoui},
title = {A Reconfigurable and Power-Scalable 10–12 Bit 0.4–44 MS/s Pipelined ADC With 0.35–0.5 pJ/Step in 1.2 V 90 nm Digital CMOS},
journal = {IEEE Transactions on Circuits and Systems Part I: IRegular Papers},
year = {2013},
volume = {60},
number = {1},
month = {January},
issn = {1549-8328},
pages = {74--83},
numpages = {9},
keywords = {Analog-to-digital (A/D) conversion ; digital background calibration ; low power ; pipelined ; power scalable ; reconfigurable},
}

[Download]

%0 Journal Article
%T A Reconfigurable and Power-Scalable 10–12 Bit 0.4–44 MS/s Pipelined ADC With 0.35–0.5 pJ/Step in 1.2 V 90 nm Digital CMOS
%A Taherzadeh-Sani, Mohammad
%A Anas A. Hamoui
%J IEEE Transactions on Circuits and Systems Part I: IRegular Papers
%@ 1549-8328
%D 2013

[Download]