16th IEEE International Conference on Electronics, Circuits, and Systems, ICECS 2009 , 2009-12-13

Title : ( A low-power architecture for integrating analog-to-digital converters )

Authors: ehsan rahiminejad , Reza Lotfi ,

Citation: BibTeX | EndNote

Abstract

This paper reports on a modified architecture for single-slope integrating analog-to-digital converter (ADC) for use in image sensors and biomedical or any other applications where the value of the input analog signal has small and slow variations. In this architecture, instead of digitizing every new analog sample independently the difference of the new sample with the previous sample is digitized. This idea will therefore considerably reduce the power consumption of the ADC. In order to illustrate the effectiveness of the proposed idea, an 8bit, 4 kS/s ADC is designed and simulated in a 0.18μm CMOS technology. The proposed ADC is very power efficient when the input signal is very slow and has a small variation in voltage amplitude. Simulations confirm that the proposed ADC architecture shows more than 80% power saving compared to conventional architecture for an input signal amplitude of 0.2VFS.

Keywords

, Integrating ADCs, low-power design
برای دانلود از شناسه و رمز عبور پرتال پویا استفاده کنید.

@inproceedings{paperid:1012559,
author = {Rahiminejad, Ehsan and Lotfi, Reza},
title = {A low-power architecture for integrating analog-to-digital converters},
booktitle = {16th IEEE International Conference on Electronics, Circuits, and Systems, ICECS 2009},
year = {2009},
keywords = {Integrating ADCs; low-power design},
}

[Download]

%0 Conference Proceedings
%T A low-power architecture for integrating analog-to-digital converters
%A Rahiminejad, Ehsan
%A Lotfi, Reza
%J 16th IEEE International Conference on Electronics, Circuits, and Systems, ICECS 2009
%D 2009

[Download]