Microelectronics Journal, ( ISI ), Volume (129), No (3), Year (2022-11) , Pages (105585-105595)

Title : ( Versatile DAC-less successive approximation ADC architecture for medium speed data acquisition )

Authors: Ali Pourahmad , Rasoul Dehghani , Seyed Amirreza Ahmadi Mehr , Reza Lotfi ,

Citation: BibTeX | EndNote

Abstract

Implementation of the DAC is usually the bottleneck in designing a SAR ADC. Here an innovative DAC-less SAR (DLSAR) ADC architecture is presented which alleviates some drawbacks of the conventional SAR counterpart. The proposed DLSAR binary search algorithm is comprised of two arithmetic operations of division-by-two and subtraction to emulate the DAC function. The hardware of the DLSAR ADC is implemented using ordinary circuit building blocks of a SAR ADC but with less complexity and more robustness against PVT variations as DAC is removed. The developed DLSAR architecture is versatile so that the converter hardware could be readily reconfigured for different sampling rates and resolutions. Based on post-layout simulations in 0.18 m CMOS process, the designed 8-bit DLSAR ADC consumes 150 W of power at 2 MSs including the asynchronous control logic circuit. The SFDR of the converter is up to 62 dB and the ENOB reaches 7.8 bits while it remains above 7.5 bits across most PVT corners without calibration. Also, by reconfiguring the DLSAR ADC to 9-bit resolution at 1 MSs, the ENOB is generally around 8.2 bits achieving a scaled figure-of-merit (SFoM) better than 3.0 Çc-s.

Keywords

, Analog, to, digital converter (ADC) Successive approximation register (SAR) Digital, to, analog converter (DAC) Binary search algorithm Asynchronous control logic DAC, less SAR (DLSAR)
برای دانلود از شناسه و رمز عبور پرتال پویا استفاده کنید.

@article{paperid:1093394,
author = {علی پوراحمد and رسول دهقانی and سید امیررضا احمدی مهر and Lotfi, Reza},
title = {Versatile DAC-less successive approximation ADC architecture for medium speed data acquisition},
journal = {Microelectronics Journal},
year = {2022},
volume = {129},
number = {3},
month = {November},
issn = {0026-2692},
pages = {105585--105595},
numpages = {10},
keywords = {Analog-to-digital converter (ADC) Successive approximation register (SAR) Digital-to-analog converter (DAC) Binary search algorithm Asynchronous control logic DAC-less SAR (DLSAR)},
}

[Download]

%0 Journal Article
%T Versatile DAC-less successive approximation ADC architecture for medium speed data acquisition
%A علی پوراحمد
%A رسول دهقانی
%A سید امیررضا احمدی مهر
%A Lotfi, Reza
%J Microelectronics Journal
%@ 0026-2692
%D 2022

[Download]